Section 7. Oscillator

HIGHLIGHTS

This section of the manual contains the following topics:

7.1 Introduction ................................................................................................................ 7-2
7.2 CPU Clocking ............................................................................................................. 7-3
7.3 Oscillator Configuration Registers ............................................................................. 7-4
7.4 Special Function Registers ........................................................................................ 7-7
7.5 Primary Oscillator ...................................................................................................... 7-13
7.6 Internal Fast RC (FRC) Oscillator ............................................................................. 7-17
7.7 Phase-Locked Loop (PLL) ......................................................................................... 7-18
7.8 Low-Power Secondary Oscillator (Sosc) ................................................................. 7-23
7.9 Low-Power RC Oscillator ......................................................................................... 7-24
7.10 Fail-Safe Clock Monitor .......................................................................................... 7-25
7.11 Clock Switching ........................................................................................................ 7-26
7.12 Two-Speed Start-up ................................................................................................. 7-30
7.13 Register Maps ........................................................................................................... 7-31
7.14 Related Application Notes ...................................................................................... 7-32
7.15 Revision History ...................................................................................................... 7-33
7.1 INTRODUCTION

The dsPIC33F oscillator system includes these characteristics:

- Four external and internal oscillator options
- On-chip Phase-Locked Loop (PLL) to boost internal operating frequency on select internal and external oscillator sources
- On-the-fly clock switching between various clock sources
- Doze mode for system power savings
- Fail-Safe Clock Monitor (FSCM) that detects clock failure and permits safe application recovery or shutdown
- Nonvolatile Configuration bits for clock source selection

A block diagram of the dsPIC33F oscillator system is shown in Figure 7-1.

Figure 7-1: Oscillator System Block Diagram

Note 1: See Figure 7-8 for PLL details.
7.2 CPU CLOCKING

The system clock (Fosc) source can be provided by one of the following options:

- Primary Oscillator (POSC) on the OSC1 and OSC2 pins
- Secondary Oscillator (SOSC) on the SOSCI and SOSCO pins
- Internal Fast RC Oscillator (FRC) with optional clock divider
- Internal Low-Power RC Oscillator (LPRC)
- Primary Oscillator with PLL
- Internal Fast RC Oscillator with PLL

The system clock source is divided by two to produce the internal instruction cycle clock. In this document, the instruction cycle clock is denoted by FCY. The timing diagram in Figure 7-2 shows the relationship between the system clock (Fosc), the instruction cycle clock (FCY) and the Program Counter (PC).

The internal instruction cycle clock (FCY) can be output on the OSC2 I/O pin if the Primary Oscillator mode or the HS mode is not selected as the clock source (see Section 7.5 “Primary Oscillator”).

Figure 7-2: Clock and Instruction Cycle Timing
7.3 OSCILLATOR CONFIGURATION REGISTERS

Table 7-1 lists the configuration settings that select the device oscillator source and operating mode at a Power-on Reset (POR). The Configuration bits are contained in these registers:

- FOSCSEL: Oscillator Source Selection Register
- FOSC: Oscillator Configuration Register

The Configuration registers are located in the program memory space. They are not Special Function Registers. They are mapped into program memory space and are programmed at the time of device programming.

The FNOSC<2:0> Configuration bits in the Oscillator Source Selection (FOSCSEL<2:0>) register determine the clock source that is used at a Power-on Reset. Thereafter, the clock source can be changed between permissible clock sources with clock switching. The Internal FRC oscillator with postscaler (FRCDIVN) is the default (unprogrammed) selection.

The POSCMD<1:0> Configuration bits in the Oscillator Configuration (FOSC<1:0>) register select the operation mode of the Primary Oscillator.

The OSCIOFNC Configuration (FOSC<2>) bit selects the OSC2 pin function, except in HS or XT mode. When OSCIOFNC is unprogrammed (‘1’), the FCy clock is output on the OSC2 pin. When OSCIOFNC is programmed (‘0’), the OSC2 pin becomes a general purpose I/O pin.

Table 7-1: Configuration Bit Values for Clock Selection

<table>
<thead>
<tr>
<th>Oscillator Source</th>
<th>Oscillator Mode</th>
<th>FNOSC Value</th>
<th>POSCMD Value</th>
<th>Note</th>
</tr>
</thead>
<tbody>
<tr>
<td>S0</td>
<td>Fast RC Oscillator (FRC)</td>
<td>000</td>
<td>xx</td>
<td>1</td>
</tr>
<tr>
<td>S1</td>
<td>Fast RC Oscillator with PLL (FRCPLL)</td>
<td>001</td>
<td>xx</td>
<td>1</td>
</tr>
<tr>
<td>S2</td>
<td>Primary Oscillator (EC)</td>
<td>010</td>
<td>00</td>
<td>1</td>
</tr>
<tr>
<td>S2</td>
<td>Primary Oscillator (XT)</td>
<td>010</td>
<td>01</td>
<td></td>
</tr>
<tr>
<td>S2</td>
<td>Primary Oscillator (HS)</td>
<td>010</td>
<td>10</td>
<td></td>
</tr>
<tr>
<td>S3</td>
<td>Primary Oscillator with PLL (ECPLL)</td>
<td>011</td>
<td>00</td>
<td>1</td>
</tr>
<tr>
<td>S3</td>
<td>Primary Oscillator with PLL (XTPLL)</td>
<td>011</td>
<td>01</td>
<td></td>
</tr>
<tr>
<td>S3</td>
<td>Primary Oscillator with PLL (HSPLL)</td>
<td>011</td>
<td>10</td>
<td></td>
</tr>
<tr>
<td>S4</td>
<td>Secondary Oscillator (Sosc)</td>
<td>100</td>
<td>xx</td>
<td>1</td>
</tr>
<tr>
<td>S5</td>
<td>Low-Power RC Oscillator</td>
<td>101</td>
<td>xx</td>
<td>1</td>
</tr>
<tr>
<td>S6</td>
<td>Fast RC Oscillator with ÷ 16 divider (FRCDIV16)</td>
<td>110</td>
<td>xx</td>
<td>1</td>
</tr>
<tr>
<td>S7</td>
<td>Fast RC Oscillator with ÷ N divider (FRCDIVN)</td>
<td>111</td>
<td>xx</td>
<td>1, 2</td>
</tr>
</tbody>
</table>

Note 1: OSC2 pin function is determined by the OSCIOFNC Configuration bit.
Note 2: Default oscillator mode for an unprogrammed (erased) device.
### FOSCSEL: Oscillator Source Selection Register

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>15-8</td>
<td>Reserved</td>
<td>Unused bits, program to Logic ‘1’</td>
</tr>
<tr>
<td>7</td>
<td>IESO: Internal External Start-up Option bit</td>
<td>1 = Start-up device with Internal FRC, then automatically switch to the user-selected oscillator source when ready&lt;br&gt;0 = Start-up device with user-selected oscillator source</td>
</tr>
<tr>
<td>6-3</td>
<td>Reserved</td>
<td>Unused bits, program to Logic ‘1’</td>
</tr>
<tr>
<td>2-0</td>
<td>FNOSC&lt;2:0&gt;: Initial Oscillator Source Selection bits</td>
<td>111 = Fast RC Oscillator with Divide by N (FRCDIVN)&lt;br&gt;110 = Fast RC Oscillator with Divide by 16 (FRCDIV16)&lt;br&gt;101 = Low-Power RC Oscillator (LPRC)&lt;br&gt;100 = Secondary Oscillator (Sosc)&lt;br&gt;011 = Primary Oscillator with PLL (XTPLL, HSPLL, ECPLL)&lt;br&gt;010 = Primary Oscillator (XT, HS, EC)&lt;br&gt;001 = Fast RC Oscillator with PLL (FRCPLL)&lt;br&gt;000 = Fast RC Oscillator (FRC)</td>
</tr>
</tbody>
</table>

#### Legend:
- R = Readable bit
- P = Programmable bit
- U = Unused bits, program to Logic ‘1’
- \(-n\) = Value at POR
- ‘1’ = Bit is set
- ‘0’ = Bit is cleared
- x = Bit is unknown
Register 7-2:  FOSC: Oscillator Configuration Register

<table>
<thead>
<tr>
<th>bit 15</th>
<th>bit 14</th>
<th>bit 13</th>
<th>bit 12</th>
<th>bit 11</th>
<th>bit 10</th>
<th>bit 9</th>
<th>bit 8</th>
<th>bit 7</th>
<th>bit 6</th>
<th>bit 5</th>
<th>bit 4</th>
<th>bit 3</th>
<th>bit 2</th>
<th>bit 1</th>
<th>bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>U</td>
<td>U</td>
<td>U</td>
<td>U</td>
<td>U</td>
<td>U</td>
<td>U</td>
<td>U</td>
<td>U</td>
<td>U</td>
<td></td>
<td>R/P</td>
<td></td>
<td>R/P</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Legend:

R = Readable bit  P = Programmable bit  U = Unused bits, program to Logic ‘1’

-n = Value at POR  ‘1’ = Bit is set  ‘0’ = Bit is cleared  x = Bit is unknown

**bit 15-8**  **Reserved:**  Reserved bits must be programmed as ‘1’

**bit 7-6**  **FCKSM<1:0>:**  Clock Switching Mode bits

- 1x = Clock switching is disabled, Fail-Safe Clock Monitor is disabled
- 01 = Clock switching is enabled, Fail-Safe Clock Monitor is disabled
- 00 = Clock switching is enabled, Fail-Safe Clock Monitor is enabled

**bit 5**  **IOL1WAY: **Peripheral Pin Select Configuration bit⁽¹⁾

- 1 = Allow only one reconfiguration
- 0 = Allow multiple reconfigurations

**bit 4-3**  **Reserved:**  Reserved bits must be programmed as ‘1’

**bit 2**  **OSCIOFNC: **OSC2 Pin Function bit (except in XT and HS modes)

- 1 = OSC2 is the clock output and the instruction cycle (FCY) clock is output on OSC2 pin
- 0 = OSC2 is a general purpose digital I/O pin

**bit 1-0**  **POSCMD<1:0>: **Primary Oscillator Mode Selection bits

- 11 = Primary Oscillator disabled
- 10 = HS Crystal Oscillator mode
- 01 = XT Crystal Oscillator mode
- 00 = EC (External Clock) mode

**Note 1:**  The IOL1WAY bit is not available on all dsPIC33F devices. Consult the specific device data sheet for more information.
7.4 SPECIAL FUNCTION REGISTERS

These Special Function Registers provide run-time control and status of the oscillator system:

- **OSCCON: Oscillator Control Register**
  The Oscillator Control (OSCCON) register controls clock switching and provides status information that allows current clock source, PLL lock and clock fail conditions to be monitored.

- **CLKDIV: Clock Divisor Register**
  The Clock Divisor (CLKDIV) register controls the Doze mode and selects PLL prescaler, PLL postscaler and FRC postscaler.

- **PLLFBD: PLL Feedback Divisor Register**
  The PLL Feedback Divisor (PLLFBD) register selects the PLL feedback divisor.

- **OSCTUN: FRC Oscillator Tuning Register**
  The FRC Oscillator Tuning (OSCTUN) register is used to tune the internal FRC oscillator frequency in software. It allows the FRC oscillator frequency to be adjusted over a range of ±12%.

**Note:** The oscillator Special Function Registers (OSCCON, CLKDIV, PLLFBD and OSCTUN) are reset only on a Power-on Reset (POR).
Register 7-3: OSCCON: Oscillator Control Register

<table>
<thead>
<tr>
<th>bit 15</th>
<th>bit 8</th>
</tr>
</thead>
<tbody>
<tr>
<td>COSC&lt;2:0&gt;</td>
<td>NOSC&lt;2:0&gt;</td>
</tr>
</tbody>
</table>

Legend:
- U = Unimplemented bit, read as ‘0’
- y = Depends on FOSCSEL<FNOSC> bits
- R = Readable bit
- W = Writable bit
- C = Clearable bit
- S = Settable bit
- -n = Value at POR
- ’1’ = Bit is set
- ’0’ = Bit is cleared
- x = Bit is unknown

bit 15  **Unimplemented:** Read as ‘0’
bit 14-12  **COSC<2:0>:** Current Oscillator Selection bits (read-only)

111 = Fast RC Oscillator with Divide-by-N (FRCDIVN)
110 = Fast RC Oscillator with Divide-by-16 (FRCDIV16)
101 = Low-Power RC Oscillator (LPRC)
100 = Secondary Oscillator (SOSC)
011 = Primary Oscillator with PLL (XTPLL, HSPLL, ECPLL)
010 = Primary Oscillator (XT, HS, EC)
001 = Fast RC Oscillator with PLL (FRCPLL)
000 = Fast RC Oscillator (FRC)

bit 11  **Unimplemented:** Read as ‘0’
bit 10-8  **NOSC<2:0>:** New Oscillator Selection bits

111 = Fast RC Oscillator with Divide by N (FRCDIVN)
110 = Fast RC Oscillator with Divide by 16 (FRCDIV16)
101 = Low-Power RC Oscillator (LPRC)
100 = Secondary Oscillator (SOSC)
011 = Primary Oscillator with PLL (XTPLL, HSPLL, ECPLL)
010 = Primary Oscillator (XT, HS, EC)
001 = Fast RC Oscillator with PLL (FRC PLL)
000 = Fast RC Oscillator (FRC)

bit 7  **CLKLOCK:** Clock Lock Enable bit
If clock switching is enabled and FSCM is disabled, FCKSM<1:0> (FOSC<7:6>) = 01:
1 = Clock switching is disabled, system clock source is locked
0 = Clock switching is enabled, system clock source may be modified by clock switching

bit 6  **IOLOCK:** Peripheral Pin Select (PPS) Lock bit(1)
1 = Peripheral Pin Select is locked. Writes to Peripheral Pin Select registers are not allowed.
0 = Peripheral Pin Select is not locked. Writes to Peripheral Pin Select registers are allowed.

bit 5  **LOCK:** PLL Lock Status bit (read-only)
1 = Indicates that PLL is in lock, or PLL start-up timer is satisfied
0 = Indicates that PLL is out of lock, start-up timer is in progress or PLL is disabled

bit 4  **Unimplemented:** Read as ‘0’

bit 3  **CF:** Clock Fail Detect bit (read or cleared by application)
1 = FSCM has detected clock failure
0 = FSCM has not detected clock failure

bit 2  **Unimplemented:** Read as ‘0’

**Note 1:** The IOLOCK bit is not available on all dsPIC33F devices. Consult the specific device data sheet for more information.
Section 7. Oscillator

Register 7-3: OSCCON: Oscillator Control Register (Continued)

bit 1  **LPOSCEN**: Secondary Oscillator (Sosc) Enable bit
       1 = Enable Secondary Oscillator
       0 = Disable Secondary Oscillator

bit 0  **OSWEN**: Oscillator Switch Enable bit
       1 = Request oscillator switch to selection specified by the NOSC<2:0> bits
       0 = Oscillator switch is complete

**Note 1:** The IOLOCK bit is not available on all dsPIC33F devices. Consult the specific device data sheet for more information.
Register 7-4: **CLKDIV: Clock Divisor Register**

<table>
<thead>
<tr>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-1</th>
<th>R/W-1</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>ROI</td>
<td>DOZE&lt;2:0&gt;</td>
<td>DOZEN&lt;1:0&gt;</td>
<td>FRCDIV&lt;2:0&gt;</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Legend:**
- R = Readable bit
- W = Writable bit
- U = Unimplemented bit, read as ‘0’
- -n = Value at POR
- ‘1’ = Bit is set
- ‘0’ = Bit is cleared
- x = Bit is unknown

**bit 15**
- **ROI:** Recover on Interrupt bit
- 1 = Interrupts will clear the DOZEN bit and the processor clock, and peripheral clock ratio is set to 1:1
- 0 = Interrupts have no effect on the DOZEN bit

**bit 14-12**
- **DOZE<2:0>:** Processor Clock Reduction Select bits
  - 111 = FCY divided by 128
  - 110 = FCY divided by 64
  - 101 = FCY divided by 32
  - 100 = FCY divided by 16
  - 011 = FCY divided by 8 (default)
  - 010 = FCY divided by 4
  - 001 = FCY divided by 2
  - 000 = FCY divided by 1

**bit 11**
- **DOZEN:** Doze Mode Enable bit
  - 1 = DOZE<2:0> field specifies the ratio between the peripheral clocks and the processor clocks
  - 0 = Processor clock and peripheral clock ratio forced to 1:1

**bit 10-8**
- **FRCDIV<2:0>:** Internal Fast RC Oscillator Postscaler bits
  - 111 = FRC divided by 256
  - 110 = FRC divided by 64
  - 101 = FRC divided by 32
  - 100 = FRC divided by 16
  - 011 = FRC divided by 8
  - 010 = FRC divided by 4
  - 001 = FRC divided by 2
  - 000 = FRC divided by 1 (default)

**bit 7-6**
- **PLLPOST<1:0>:** PLL VCO Output Divider Select bits (also denoted as ‘N2’, PLL postscaler)
  - 00 = Output divided by 2
  - 01 = Output divided by 4 (default)
  - 10 = Reserved
  - 11 = Output divided by 8

**bit 5**
- **Unimplemented:** Read as ‘0’

**bit 4-0**
- **PLLPRE<4:0>:** PLL Phase Detector Input Divider Select bits (also denoted as ‘N1’, PLL prescaler)
  - 11111 = Input divided by 33
  - 11110 = Input divided by 3
  - 11100 = Input divided by 2

**Note 1:** This bit is cleared when the ROI bit is set and an interrupt occurs.
### Section 7. Oscillator

#### Register 7-5: PLLFBD: PLL Feedback Divisor Register

| Bit 15-9 | Unimplemented: Read as '0' |
| Bit 8-0 | PLLDIV<8:0>: PLL Feedback Divisor bits (also denoted as 'M', PLL multiplier) |

<table>
<thead>
<tr>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>111111111 = 513</td>
<td></td>
</tr>
<tr>
<td>000110000 = 50 (default)</td>
<td></td>
</tr>
<tr>
<td>000000010 = 4</td>
<td></td>
</tr>
<tr>
<td>000000001 = 3</td>
<td></td>
</tr>
<tr>
<td>000000000 = 2</td>
<td></td>
</tr>
</tbody>
</table>

#### Legend:
- R = Readable bit
- W = Writable bit
- U = Unimplemented bit, read as '0'
- -n = Value at POR
- ‘1’ = Bit is set
- ‘0’ = Bit is cleared
- x = Bit is unknown
Register 7-6: OSCTUN: FRC Oscillator Tuning Register

<p>| bit 15-6 | Unimplemented: Read as '0' |</p>
<table>
<thead>
<tr>
<th>bit 5-0</th>
<th>TUN&lt;5:0&gt;: FRC Oscillator Tuning bits</th>
</tr>
</thead>
<tbody>
<tr>
<td>011111</td>
<td>Center frequency + 11.625% (8.23 MHz)</td>
</tr>
<tr>
<td>011110</td>
<td>Center frequency + 11.25% (8.20 MHz)</td>
</tr>
<tr>
<td>000001</td>
<td>Center frequency + 0.375% (7.40 MHz)</td>
</tr>
<tr>
<td>000000</td>
<td>Center frequency (7.37 MHz nominal)</td>
</tr>
<tr>
<td>111111</td>
<td>Center frequency – 0.375% (7.345 MHz)</td>
</tr>
<tr>
<td>100011</td>
<td>Center frequency – 11.625% (6.52 MHz)</td>
</tr>
<tr>
<td>100000</td>
<td>Center frequency – 12% (6.49 MHz)</td>
</tr>
</tbody>
</table>

Legend:
- R = Readable bit
- W = Writable bit
- U = Unimplemented bit, read as '0'
- ‘1’ = Bit is set
- ‘0’ = Bit is cleared
- x = Bit is unknown

Legend:
- U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
- R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
- bit 15 bit 8

bit 7-0 TUN<5:0>

bit 7-0
- U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
- bit 7 bit 0
7.5 PRIMARY OSCILLATOR

The Primary Oscillator is available on the OSC1 and OSC2 pins of the dsPIC33F device family. This connection enables an external crystal (or ceramic resonator) to provide the clock to the device. Optionally, it can be used with the internal PLL to boost the system frequency (Fosc) to 80 MHz for 40 MIPS execution. The Primary Oscillator provides three modes of operation.

- **Medium Speed Oscillator (XT Mode)**
  The XT mode is a medium gain, medium frequency mode used to work with crystal frequencies of 3 to 10 MHz.

- **High-Speed Oscillator (HS Mode)**
  The HS mode is a high-gain, high-frequency mode used to work with crystal frequencies of 10 to 40 MHz.

- **External Clock Source Operation (EC Mode)**
  If the on-chip oscillator is not used, the EC mode allows the internal oscillator to be bypassed. The device clocks are generated from an external source (0.8 to 64 MHz) and input on the OSC1 pin.

The FNOSC<2:0> Configuration bits in the Oscillator Source Selection (FOSCSEL) register specify the Primary Oscillator clock source at Power-on Reset. The POSCMD<1:0> Configuration bits in the Oscillator Configuration (FOSC) register specify the Primary Oscillator mode. Table 7-2 shows the options selected by specific bit configurations, which are programmed at the time of device programming.

<table>
<thead>
<tr>
<th>FNOSC Value</th>
<th>POSCMD</th>
<th>Primary Oscillator Source and Mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>010 00</td>
<td></td>
<td>Primary Oscillator: External Clock Mode (EC)</td>
</tr>
<tr>
<td>010 01</td>
<td></td>
<td>Primary Oscillator: Medium Frequency Mode (XT)</td>
</tr>
<tr>
<td>010 10</td>
<td></td>
<td>Primary Oscillator: High-Frequency Mode (HS)</td>
</tr>
<tr>
<td>011 00</td>
<td></td>
<td>Primary Oscillator with PLL: External Clock Mode (ECPLL)</td>
</tr>
<tr>
<td>011 01</td>
<td></td>
<td>Primary Oscillator with PLL: Medium Frequency Mode (XTPLL)</td>
</tr>
<tr>
<td>011 10</td>
<td></td>
<td>Primary Oscillator with PLL: High-Frequency Mode (HSPLL)</td>
</tr>
</tbody>
</table>

Figure 7-3 is a recommended crystal oscillator circuit diagram for the dsPIC33F device. Capacitors, C1 and C2, form the load capacitance for the crystal. The optimum load capacitance (CL) for a given crystal is specified by the crystal manufacturer. Load capacitance can be calculated as shown in Equation 7-1.

![Figure 7-3: Crystal or Ceramic Resonator Operation (XT or HS Oscillator Mode)](image)

**Note:** Refer to device data sheet for more information.
Equation 7-1:  Crystal Load Capacitance

\[
C_L = C_S + \frac{C_1 \times C_2}{C_1 + C_2}
\]

Note: Where \( C_s \) is the stray capacitance.

Assuming \( C_1 = C_2 \), Equation 7-2 gives the capacitor value \( (C_1, C_2) \) for a given load and stray capacitance.

Equation 7-2:  External Capacitor for Crystal

\[
C_1 = C_2 = 2 \times (C_L - CS)
\]

For additional information on crystal oscillators and their operation, refer to Section 7.14 “Related Application Notes”.

7.5.1  Oscillator Start-up Time

As the device voltage increases from \( V_{SS} \), the oscillator will start its oscillations. The time required for the oscillator to start oscillating depends on many factors. These include:

- Crystal and resonator frequency
- Capacitor values used (\( C_1 \) and \( C_2 \) in Figure 7-3)
- Device \( V_{DD} \) rise time
- System temperature
- Series resistor value and type if used
- Oscillator mode selection of device (selects the gain of the internal oscillator inverter)
- Crystal quality
- Oscillator circuit layout
- System noise

Figure 7-4 shows a plot of a typical oscillator and resonator start-up.

Figure 7-4:  Example Oscillator and Resonator Start-up Characteristics

To ensure that a crystal oscillator (or ceramic resonator) has started and stabilized, an Oscillator Start-up Timer (OST) is provided with the Primary Oscillator (POSC) and the Secondary Oscillator (SOSC). The OST is a simple, 10-bit counter that counts 1024 cycles before releasing the oscillator clock to the rest of the system. This time-out period is denoted as \( T_{OST} \).

The amplitude of the oscillator signal must reach the \( V_{IL} \) and \( V_{IH} \) thresholds for the oscillator pins before the OST can begin to count cycles. The \( T_{OST} \) interval is required every time the oscillator restarts (i.e., on POR, BOR and wake-up from Sleep mode).
Once the Primary Oscillator is enabled, it takes a finite amount of time to start oscillating. This delay is denoted as $T_{OSCD}$. After $T_{OSCD}$, the OST timer takes 1024 clock cycles ($T_{OST}$) to release the clock. The total delay for the clock to be ready is $T_{OSCD} + T_{OST}$. If the PLL is used, an additional delay is required for the PLL to lock (see Section 7.7 “Phase-Locked Loop (PLL)”).

Primary Oscillator start-up behavior is illustrated in Figure 7-5, where the CPU begins toggling an I/O pin when it starts execution after the $T_{OSCD} + T_{OST}$ interval.

![Figure 7-5: Oscillator Start-up Characteristics](image)

### 7.5.2 Primary Oscillator Pin Functionality

The Primary Oscillator pins (OSC1 and OSC2) can be used for other functions when the oscillator is not being used. The POSCMD<1:0> Configuration bits in the Oscillator Configuration (FOSC<1:0>) register determine the oscillator pin function. The OSCIOFNC bit (FOSC<2>) determines the OSC2 pin function.

**POSCMD**: Primary Oscillator Mode Selection bits:
- 11 = Primary Oscillator mode disabled
- 10 = HS Oscillator mode selected
- 01 = XT Oscillator mode selected
- 00 = External Clock mode selected

**OSCIOFNC**: OSC2 Pin Function bit (except in XT and HS modes):
- 1 = OSC2 is the clock output and the instruction cycle (FCY) clock is output on the OCS2 pin (see Figure 7-6)
- 0 = OSC2 is a general purpose digital I/O pin (see Figure 7-7)

The oscillator pin functions are provided in Table 7-3.
Table 7-3: Clock Pin Function Selection

<table>
<thead>
<tr>
<th>Oscillator Source</th>
<th>OSCIOFNC Value</th>
<th>POSCMD&lt;1:0&gt; Value</th>
<th>OSC1(1) Pin Function</th>
<th>OSC2(2) Pin Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>Primary OSC Disabled</td>
<td>1</td>
<td>11</td>
<td>Digital I/O</td>
<td>Clock Output (FCY)</td>
</tr>
<tr>
<td>Primary OSC Disabled</td>
<td>0</td>
<td>11</td>
<td>Digital I/O</td>
<td>Digital I/O</td>
</tr>
<tr>
<td>HS</td>
<td>x</td>
<td>10</td>
<td>OSC1</td>
<td>OSC2</td>
</tr>
<tr>
<td>XT</td>
<td>x</td>
<td>01</td>
<td>OSC1</td>
<td>OSC2</td>
</tr>
<tr>
<td>EC</td>
<td>1</td>
<td>00</td>
<td>OSC1</td>
<td>Clock Output (FCY)</td>
</tr>
<tr>
<td>EC</td>
<td>0</td>
<td>00</td>
<td>OSC1</td>
<td>Digital I/O</td>
</tr>
</tbody>
</table>

Note 1: OSC1 pin function is determined by the Primary Oscillator Mode (POSCMOD<1:0>) Configuration bits.

2: OSC2 pin function is determined by the Primary Oscillator Mode (POSCMOD<1:0>) and the OSC2 Pin Function (OSCIOFNC) Configuration bits.

Figure 7-6: OSC2 Pin for Clock Output (in EC Mode)

![Figure 7-6](image)

Figure 7-7: OSC2 Pin for Digital I/O (in EC Mode)

![Figure 7-7](image)
7.6  INTERNAL FAST RC (FRC) OSCILLATOR

The Internal Fast RC (FRC) Oscillator provides a nominal 7.37 MHz clock without requiring an external crystal or ceramic resonator, which results in system cost savings for applications that do not require a precise clock reference.

The application software can tune the frequency of the oscillator from -12% to +11.625% (30 kHz steps) of the nominal frequency value using the FRC Oscillator Tuning (TUN<5:0>) bits in the FRC Oscillator Tuning (OSCTUN<5:0>) register.

The Internal FRC Oscillator starts up instantly. Unlike a crystal oscillator, which can take several milliseconds to begin oscillation, the Internal FRC starts oscillating immediately.

The Initial Oscillator Source Selection (FNOSC<2:0>) Configuration bits in the Oscillator Source Selection (FOSCSEL<2:0>) register select the FRC clock source. The FRC clock source options at the time of a Power-on Reset are shown in Table 7-4. The Configuration bits are programmed at the time of device programming.

Table 7-4:  FRC Clock Source Options

<table>
<thead>
<tr>
<th>FNOSC&lt;2:0&gt; Value</th>
<th>Primary Oscillator Source and Mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>FRC Oscillator (FRC)</td>
</tr>
<tr>
<td>001</td>
<td>FRC Oscillator with PLL (FRCPLL)</td>
</tr>
<tr>
<td>110</td>
<td>FRC Oscillator: Postscaler divide by 16 (FRCDIV16)</td>
</tr>
<tr>
<td>111</td>
<td>FRC Oscillator: Postscaler divide by N (FRCDIVN)</td>
</tr>
</tbody>
</table>

7.6.1  FRC Postscaler Mode (FRCDIVN)

In FRC Postscaler mode, a variable postscaler divides the FRC clock output and allows a lower frequency to be chosen. The postscaler is controlled by the Internal Fast RC Oscillator Postscaler (FRCDIV<2:0>) bits in the Clock Divisor (CLKDIV<10:8>) register, which allow 16 settings, from 1:1 to 1:256, to be chosen.

Table 7-5:  Internal Fast RC Oscillator Postscaler Settings

<table>
<thead>
<tr>
<th>FRCDIV&lt;2:0&gt; Value</th>
<th>Internal FRC Oscillator Settings</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>FRC divide by 1 (default)</td>
</tr>
<tr>
<td>001</td>
<td>FRC divide by 2</td>
</tr>
<tr>
<td>010</td>
<td>FRC divide by 4</td>
</tr>
<tr>
<td>011</td>
<td>FRC divide by 8</td>
</tr>
<tr>
<td>100</td>
<td>FRC divide by 16</td>
</tr>
<tr>
<td>101</td>
<td>FRC divide by 32</td>
</tr>
<tr>
<td>110</td>
<td>FRC divide by 64</td>
</tr>
<tr>
<td>111</td>
<td>FRC divide by 256</td>
</tr>
</tbody>
</table>

Optionally, the FRC postscaler output can be used with the internal PLL to boost the system frequency (Fosc) to 80 MHz for 40 MIPS instruction cycle execution speed.

Note:  The FRC divider should not be changed dynamically when operating in internal FRC with PLL.

To change the FRC divider:
1. Switch the FRC to non-PLL mode (for example, Internal FRC).
2. Make the necessary changes.
3. Switch the clock back to the PLL mode.

Note:  Refer to the specific device data sheet for the accuracy of the FRC clock frequency over temperature and voltage variations.
7.7 PHASE-LOCKED LOOP (PLL)

The Primary Oscillator and Internal FRC Oscillator sources can optionally use an on-chip PLL to obtain higher operating speeds. Figure 7-8 is a block diagram of the PLL module.

Figure 7-8: dsPIC33F PLL Block Diagram

For proper PLL operation, the Phase Frequency Detector (PFD) input frequency and Voltage Controlled Oscillator (VCO) output frequency must meet the following requirements:

- The PFD input frequency (FREF) must be in the range of 0.8 to 8.0 MHz
- The VCO output frequency (FVCO) must be in the range of 100 to 200 MHz

The PLL Phase Detector Input Divider Select (PLLPRE<4:0>) bits in the Clock Divisor (CLKDIV<4:0>) register specify the input divider ratio (N1), which is used to scale down the input clock (FIN) to meet the PFD input frequency range of 0.8 MHz to 8 MHz.

The PLL Feedback Divisor (PLLDIV<8:0>) bits in the PLL Feedback Divisor (PLLFBD<8:0>) register specify the divider ratio (M), which scales down the VCO frequency (FVCO) for feedback to the PFD. The VCO frequency (FVCO) is 'M' times the input reference clock (FREF).

The PLL VCO Output Divider Select (PLLPOST<1:0>) bits in the Clock Divisor (CLKDIV<7:6>) register specify the divider ratio (N2) to limit the system clock frequency (FOSC) to 80 MHz.

Equation 7-3 gives the relation between the input frequency (FIN) and the output frequency (FOSC).

\[
F_{OSC} = FIN \times \left( \frac{M}{N1 \times N2} \right) = FIN \times \left( \frac{(PLLDIV + 2)}{(PLLPRE + 2) \times (PLLPOST + 1)} \right)
\]

Where,

- \(N1 = PLLPRE + 2\)
- \(N2 = 2 \times (PLLPOST + 1)\)
- \(M = PLLDIV + 2\)

Equation 7-4 gives the relation between the input frequency (FIN) and the VCO frequency (FVCO).

\[
F_{VCO} = FIN \times \left( \frac{M}{N1} \right) = FIN \times \left( \frac{(PLLDIV + 2)}{(PLLPRE + 2)} \right)
\]
7.7.1 Input Clock Limitation at Start-up for PLL Mode

Table 7-6 gives the default values of the PLL Prescaler, PLL Postscaler and PLL Feedback Divisor Configuration bits at Power-on Reset.

Table 7-6: PLL Mode Defaults

<table>
<thead>
<tr>
<th>Register</th>
<th>Bit Field</th>
<th>Value at POR Reset</th>
<th>PLL Divider Ratio</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLKDIV&lt;4:0&gt;</td>
<td>PLLPRE&lt;4:0&gt;</td>
<td>00</td>
<td>N1 = 2</td>
</tr>
<tr>
<td>CLKDIV&lt;7:6&gt;</td>
<td>PLLPOST&lt;1:0&gt;</td>
<td>01</td>
<td>N2 = 4</td>
</tr>
<tr>
<td>PLLFBD&lt;8:0&gt;</td>
<td>PLLDIV&lt;8:0&gt;</td>
<td>000110000</td>
<td>M = 50</td>
</tr>
</tbody>
</table>

Given these Reset values, the following equations provide the relationship between input frequency (F\text{IN}) and PFD input frequency (F\text{REF}), VCO frequency (F\text{VCO}) and system clock frequency (F\text{OSC}) at Power-on Reset.

Equation 7-5: F\text{REF} at Power-on Reset

\[
F_{\text{REF}} = F_{\text{IN}} \left( \frac{1}{N_1} \right) = 0.5(F_{\text{IN}})
\]

Equation 7-6: F\text{VCO} at Power-on Reset

\[
F_{\text{VCO}} = F_{\text{IN}} \left( \frac{M}{N_1} \right) = F_{\text{IN}} \left( \frac{50}{2} \right) = 25(F_{\text{IN}})
\]

Equation 7-7: F\text{OSC} at Power-on Reset

\[
F_{\text{OSC}} = F_{\text{IN}} \left( \frac{M}{N_1 \cdot N_2} \right) = 6.25(F_{\text{IN}})
\]

Given the above equations at Power-on Reset, the input frequency (F\text{IN}) to the PLL module must be limited to 4 MHz < F\text{IN} < 8 MHz to comply with the VCO output frequency requirement (100M < F\text{vco} < 200M) if the default values of PLLPRE, PLLPOST and PLLDIV are used.

The Primary Oscillator can support the following input frequency ranges, which are not within the frequency limit required (4 MHz < F\text{IN} < 8 MHz) at Power-on Reset.

- Primary Oscillator in XT mode supports: 3 MHz to 10 MHz crystal
- Primary Oscillator in HS mode supports: 10 MHz to 40 MHz crystal
- Primary Oscillator in EC mode supports: 0.8 to 64 MHz input

To use the PLL when the input frequency is not within the 4 to 8 MHz range, you must follow this process:

1. Power-up the device with the Internal FRC or the Primary Oscillator without PLL.
2. Change the PLLDIV, PLLPRE and PLLPOST bit values, based on the input frequency, to meet these PLL requirements:
   - The PFD input frequency (F\text{REF}) must be in the range of 0.8 to 8.0 MHz
   - The VCO output frequency (F\text{VCO}) must be in the range of 100 to 200 MHz
3. Switch the clock to the PLL mode in software.
7.7.2 PLL Lock Status

Whenever the PLL input frequency, the PLL prescaler or the PLL feedback divisor is changed, the PLL requires a finite amount of time (TLOCK) to synchronize to the new settings. TLOCK is applied when the PLL is selected as the clock source at Power-on Reset, or during a clock switching operation. The value of TLOCK is relative to the time at which the clock is available to the PLL input. For example, with the Primary Oscillator, TLOCK starts after the OST delay. Refer to Section 7.5.1 “Oscillator Start-up Time” for detailed information.

The LOCK bit in the Oscillator Control (OSCCON<5>) register is a read-only status bit that indicates the lock status of the PLL. The LOCK bit is cleared at Power-on Reset and on a clock switch operation when the PLL is selected as the destination clock source. It remains clear when any clock source not using the PLL is selected. It is good practice to wait for the LOCK bit to be set before executing other code after a clock switch event in which the PLL is enabled.

Note: The PLL Prescaler (PLLPRE) and PLL Feedback Divisor (PLLDIV) bits should not be changed when operating in PLL mode. You must clock switch to non-PLL mode (e.g., Internal FRC) to make the necessary changes and then clock switch back to the PLL mode.

7.7.2.1 SETUP FOR USING PLL WITH PRIMARY OSCILLATOR (POSC)

The following process is used to set up the PLL to operate the device at 40 MIPS with a 10 MHz external crystal:

1. To execute instructions at 40 MHz, ensure that the required system clock frequency is:
   \[ F_{OSC} = 2 \times F_{CY} = 80 \text{ MHz} \]

2. Ensure that the default Reset values of PLLPRE, PLLPOST and PLLDIV meet the PLL and user requirements.
   - \( F_{REF} = 0.5 \times F_{IN} = 5 \text{ MHz} \)
   - \( F_{OSC} = 6.25 \times F_{IN} = 62.5 \text{ MHz} \)
   - \( F_{VCO} = 25 \times F_{IN} = 250 \text{ MHz} \)
   - \( F_{VCO} \) is not meeting PLL requirement
   - \( F_{OSC} \) is not meeting the user requirement

3. If the PLL and user requirements are met, directly configure the FNOSC<2:0> bits (FOSCSEL<2:0>) to use the Primary Oscillator with PLL at Power-on Reset. If the PLL and user requirements are not met, follow these steps:
   a) Select the PLL postscaler to meet the VCO output frequency requirement (100 < \( F_{VCO} < 200 \text{ MHz} \)).
      - Select a PLL postscaler ratio of \( N_2 = 2 \)
      - Ensure that \( F_{VCO} = (F_{OSC} \times N_2) = 160 \text{ MHz} \)
   b) Select the PLL prescaler to meet the PFD input frequency requirement (0.8 < \( F_{REF} < 8 \text{ MHz} \)).
      - Select a PLL prescaler ratio of \( N_1 = 2 \)
      - Ensure that \( F_{REF} = (F_{IN} \div N_1) = 5 \text{ MHz} \)
   c) Select the PLL feedback divisor to generate the required VCO output frequency based on the PFD input frequency.
      - \( F_{VCO} = F_{REF} \times M \)
      - \( M = F_{VCO} \div F_{REF} = 32 \)
   d) Configure the FNOSC<2:0> bits (FOSCSEL<2:0>) to select a clock source without the PLL (for example, Internal FRC) at Power-on Reset.
   e) In the main program, change the PLL prescaler, PLL postscaler and PLL feedback divisor values to those just decided on in the previous steps, and then perform a clock switch to the PLL mode.

Example 7-1 illustrates code for using the PLL with the Primary Oscillator. (See also Section 7.11 “Clock Switching” for example code for clock switching.)
Example 7-1: Code Example for Using PLL with Primary Oscillator (Posc)

```c
// Select Internal FRC at POR
_FOSCSEL(FNOSC_FRC);

// Enable Clock Switching and Configure POSC in XT mode
_FOSC(FCKSM_CSECMD & OSCIOFNC_OFF & POSCMD_XT);

main()
{
    // Configure PLL prescaler, PLL postscaler, PLL divisor
    PLLFBD=30; // M=32
    CLKDIVbits.PLLPOST=0; // N1=2
    CLKDIVbits.PLLPRE=0; // N2=2

    // Initiate Clock Switch to Primary Oscillator with PLL
    (NOSC=0b011)

    // Wait for Clock switch to occur
    while (OSCCONbits.COSC != 0b011)
}
```

7.7.2.2 SETUP FOR USING PLL WITH 7.37 MHZ INTERNAL FRC

The following process is used to set up the PLL to operate the device at 40 MIPS with a 7.37 MHz Internal FRC.

1. To execute instruction at 40 MHz, ensure that the system clock frequency is:
   \[ F_{OSC} = 2 \times F_{CY} = 80 \text{ MHz} \]

2. Ensure that the default Reset values of PLLPRE, PLLPOST and PLLDIV meet the PLL and user requirements.
   - \( F_{REF} = 0.5 \times F_{IN} = 3.68 \text{ MHz} \)
   - \( F_{OSC} = 6.25 \times F_{IN} = 46 \text{ MHz} \)
   - \( F_{VCO} = 25 \times F_{IN} = 184 \text{ MHz} \)
   - \( F_{OSC} \) is not meeting the user requirement.

3. If the PLL and user requirements are met, directly configure the FNOSC<2:0> bits (FOSCSEL<2:0>) to use the Primary Oscillator with PLL at Power-on Reset. If the PLL and user requirements are not met, follow these steps:
   a) Select the PLL postscaler to meet VCO output frequency requirement (100 < FVCO < 200 MHz).
      - Select a PLL postscaler ratio of N2 = 2
      - Ensure that \( F_{VCO} = (F_{OSC} \times N2) = 160 \text{ MHz} \)
   b) Select the PLL prescaler to meet PFD input frequency requirement (0.8 < FREF < 8 MHz).
      - Select a PLL prescaler ratio of N1 = 2
      - Ensure that \( F_{REF} = (F_{IN} \div N1) = 3.68 \text{ MHz} \)
   c) Select the PLL feedback divisor to generate required VCO output frequency based on the PFD input frequency.
      - \( F_{VCO} = F_{REF} \div M \)
      - \( M = F_{VCO} + F_{REF} = 43 \)
   d) Configure the FNOSC<2:0> bits (FOSCSEL<2:0>) to select a clock source without PLL (For example, Internal FRC) at Power-on Reset.
   e) In the main program, change the PLL prescaler, PLL postscaler and PLL feedback divisor to meet the user and PLL requirement, and then perform the clock switch to the PLL mode.
Example 7-2 illustrates code for using PLL with a 7.37 MHz Internal FRC. (See also Section 7.11 “Clock Switching” for example code for clock switching.)

Example 7-2: Code Example for Using PLL with 7.37 MHz Internal FRC

```c
// Select Internal FRC at POR
_FOSCSEL(FNOSC_FRC);

// Enable Clock Switching and Configure Primary Oscillator in XT mode
_FOSC(FCKSM_CSECMD & OSCIOFNC_OFF & POSCMD_XT);

main()
{
// Configure PLL prescaler, PLL postscaler, PLL divisor
PLLFBD=41; // M=43
CLKDIVbits.PLLPOST=0; // N1=2
CLKDIVbits.PLLPRE=0; // N2=2

// Initiate Clock Switch to FRC oscillator with PLL (NOSC=0001)
// Wait for Clock switch to occur

while (OSCCONbits.COSC != 0b001)
}
```
7.8 LOW-POWER SECONDARY OSCILLATOR (Sosc)

The Low-Power Secondary Oscillator enables a 32.768 kHz watch crystal to be attached to the dsPIC33F device as a secondary crystal clock source for low-power operation. It uses the SOSCI and SOSCO pins. The Low-Power Secondary Oscillator can also drive Timer1 for Real-Time Clock (RTC) applications.

7.8.1 Secondary Oscillator for System Clock

The Low-Power Secondary Oscillator is enabled as the system clock when:

- The Initial Oscillator Source Selection (FNOSC<2:0>) Configuration bits in the Oscillator Source Selection (FOSCSEL<2:0>) register are appropriately set to select the Secondary Oscillator at a Power-on Reset
- The user software initiates a clock switch to the Secondary Oscillator for low-power operation.

If the Low-Power Secondary Oscillator is not being used to provide the system clock, or if the device enters Sleep mode, it is disabled to save power.

7.8.2 Secondary Oscillator Start-up Delay

When the Low-Power Secondary Oscillator is enabled, it takes a finite amount of time to start oscillating. Refer to Section 7.5.1 “Oscillator Start-up Time” for details.

7.8.3 Continuous Secondary Oscillator Operation

Optionally, you can leave the Secondary Oscillator running at all times. The Secondary Oscillator is always enabled if the Secondary Oscillator Enable (LPOSCEN) bit is set in the Oscillator Control (OSCCON<1>) register.

There are two reasons to leave the Low-Power Secondary Oscillator running. First, keeping the oscillator on at all times allows a fast switch to the 32 kHz system clock for lower power operation. Returning to the faster main oscillator still requires an oscillator start-up time if it is a crystal type source (see Section 7.5.1 “Oscillator Start-up Time”).

Second, the oscillator should remain on at all times when Timer1 is being used as a Real-Time Clock.

Note: In Sleep mode, all clock sources (Primary Oscillator, Internal FRC and LPRC Oscillator) are shut down, with the exception of the Low-Power Secondary Oscillator. The Low-Power Secondary Oscillator can be active in Sleep mode if the Secondary Oscillator Enable (LPOSCEN) bit is set in the Oscillator Control (OSCCON<1>) register.
7.9  LOW-POWER RC OSCILLATOR

The Low-Power RC (LPRC) oscillator provides a nominal clock frequency of 32 kHz. The LPRC is the clock source for the Power-up Timer (PWRT), Watchdog Timer (WDT) and Fail-safe Clock Monitor (FSCM) circuits. It can also be used to provide a low-frequency clock source option for the device in those applications where power consumption is critical and timing accuracy is not required.

| Note: | The clock frequency of the LPRC oscillator will vary depending on the device voltage and operating temperature. Refer to the “Electrical Characteristics” section in the specific device data sheet for details. |

7.9.1  LPRC Oscillator for System Clock

The LPRC oscillator is selected as the system clock when:

- The Initial Oscillator Source Selection (FNOSC<2:0>) bits in the Oscillator Source Selection (FOSCSEL<2:0>) register are appropriately set to select the LPRC oscillator at Power-on Reset
- User software initiates a clock switch to the LPRC oscillator for low-power operation

7.9.2  Enabling the LPRC Oscillator

The LPRC oscillator is the clock source for the PWRT, WDT and FSCM. The LPRC oscillator is enabled at Power-on Reset if the Power-on Reset Timer Value Select (FPWRT) bits in the POR Configuration Fuse (FPOR<2:0>) register are set.

The LPRC oscillator remains enabled under these conditions:

- The FSCM is enabled.
- The WDT is enabled.
- The LPRC oscillator is selected as the system clock.

If none of these conditions is true, the LPRC oscillator shuts off after the PWRT expires. The LPRC oscillator is shut off in Sleep mode.

| Note: | LPRC runs in Sleep mode only if the Watchdog Timer is enabled. Under all other conditions, LPRC is disabled in Sleep mode. |

7.9.3  LPRC Oscillator Start-up Delay

The LPRC oscillator starts up instantly, unlike a crystal oscillator, which can take several milliseconds to begin oscillation.
7.10 FAIL-SAFE CLOCK MONITOR

The Fail-Safe Clock Monitor (FSCM) allows the device to continue to operate in the event of an oscillator failure. The FSCM function is enabled by programming the Clock Switching Mode (FCKSM<1:0>) Configuration bits in the Oscillator Configuration (FOSC<7:6>) register at the time of device programming. When FSCM is enabled (FCKSM<1:0> = 00), the LPRC internal oscillator will run at all times (except during Sleep state).

The FSCM monitors the system clock. If it does not detect a system clock within a specific period of time (typically 2 ms, maximum 4 ms), it generates a clock failure trap and switches the system clock to the FRC oscillator. The user application then has the option to either attempt to restart the oscillator or execute a controlled shutdown.

The FSCM module takes the following actions when it switches to the FRC oscillator:

- The Current Oscillator Selection (COSC<2:0>) bits (OSCCON<14:12>) are loaded with ‘000’ (Internal FRC).
- The Clock Fail (CF) detect bit (OSCCON<3>) is set to indicate the clock failure.
- The Oscillator Switch Enable (OSWEN) control bit (OSCCON<0>) is cleared to cancel any pending clock switches.

7.10.1 FSCM Delay

The FSCM monitors the system clock for activity after the system clock is ready and the nominal delay (TFSCM) has elapsed.

The FSCM delay (TFSCM) is applied when the FSCM is enabled and the primary or secondary oscillator is selected as the system clock.

Refer to Section 8. “Reset” (DS70192) for additional information. Check for the most recent documentation on the Microchip web site at www.microchip.com.

7.10.2 FSCM and WDT

The FSCM and the WDT both use the LPRC oscillator as their time base. In the event of a clock failure, the WDT is unaffected and continues to run on the LPRC.
7.11 CLOCK SWITCHING

Clock switching can be initiated as a result of a hardware event or a software request. A typical scenario includes:

- Two-speed start-up sequence upon Power-on Reset, which initially uses the internal FRC oscillator for quick start-up and then automatically switches to the selected clock source when the clock is ready.
- Fail-Safe Clock Monitor automatically switches to Internal FRC Oscillator on a clock failure.
- User application software requests clock switching by setting the OSWEN (OSCCON<0>) bit, causing the hardware to switch to the clock source selected by the NOSC<2:0> (OSCCON<10:8>) bits when the clock is ready.

In each of these cases, the clock switch event assures that the proper make-before-break sequence is executed. That is, the new clock source must be ready before the old clock is deactivated and code must continue to execute as clock switching occurs.

Some dsPIC33F devices feature the Phase-Locked Loop (PLL) Enable (PLLKEN) bit in the FWDT Fuse Configuration (FWDT<5>) register. Setting this bit will cause the device to wait until the PLL locks before switching to the PLL clock source. When this bit is set to ‘0’, the device will not wait for the PLL lock and will proceed with the clock switch. The default setting for this bit is ‘1’. Refer to Section 25. “Device Configuration” (DS70194) for more information.

With few limitations, applications are free to switch between any of the four clock sources (POSC, SOSC, FRC, and LPRC) under software control at any time. To limit the possible side effects that could result from this flexibility, dsPIC33F devices have a safeguard lock built into the switch process. That is, the OSCCON register is write-protected during clock switching.

7.11.1 Enabling Clock Switching

The Clock Switching Mode (FCKSM<1:0>) Configuration bits in the Oscillator Configuration (FOSC<7:6>) register must be programmed to enable clock switching and the Fail-Safe Clock Monitor (see Table 7-7).

<table>
<thead>
<tr>
<th>FCKSM&lt;1:0&gt; Values</th>
<th>Clock Switching Configuration</th>
<th>FSCM Configuration</th>
</tr>
</thead>
<tbody>
<tr>
<td>1x</td>
<td>Disabled</td>
<td>Disabled</td>
</tr>
<tr>
<td>01</td>
<td>Enabled</td>
<td>Disabled</td>
</tr>
<tr>
<td>00</td>
<td>Enabled</td>
<td>Enabled</td>
</tr>
</tbody>
</table>

The first bit determines if clock switching is enabled (‘0’) or disabled (‘1’). The second bit determines if the FSCM is enabled (‘0’) or disabled (‘1’). FSCM can only be enabled if clock switching is also enabled. If clock switching is disabled (‘1’), the value of the second bit is irrelevant.

7.11.2 Clock Switch Sequence

The recommended process for a clock switch is as follows:

1. Read the COSC<2:0> (OSCCON<14:12>) bits, to determine the current oscillator source (if this information is relevant to the application).
2. Execute the unlock sequence to allow a write to the high byte of the OSCCON register.
3. Write the appropriate value to the NOSC<2:0> (OSCCON<10:8>) control bits for the new oscillator source.
4. Execute the unlock sequence to allow a write to the low byte of the OSCCON register.
5. Set the OSWEN (OSCCON<0>) bit to initiate the oscillator switch.
After the previous steps are completed, the clock switch logic performs the following:

1. The clock switching hardware compares the COSC<2:0> (OSCCON<14:12>) status bits with the new value of the NOSC<2:0> (OSCCON<10:8>) control bits. If they are the same, the clock switch is a redundant operation. In this case, the OSWEN (OSCCON<0>) bit is cleared automatically and the clock switch is aborted.

2. If a valid clock switch has been initiated, the PLL Lock (OSCCON<5>) and Clock Fail (OSCCON<3>) status bits are cleared.

3. The new oscillator is turned on by the hardware (if it is not currently running). If a crystal oscillator (Primary or Secondary) must be turned on, the hardware waits until the OST expires. If the new source uses the PLL, the hardware waits until a PLL lock is detected (OSCCON<5> = 1).

4. The hardware waits for the new clock source to stabilize and then performs the clock switch.

5. The hardware clears the OSWEN (OSCCON<0>) bit to indicate a successful clock transition. In addition, the NOSC<2:0> (OSCCON<10:8>) bit values are transferred to the COSC<2:0> (OSCCON<14:12>) status bits.

6. The old clock source is turned off at this time, with the exception of LPRC (if WDT or FSCM is enabled) or SOSC (if SOSCEN remains set). The timing of the transition between clock sources is shown in Figure 7-9.

**Note 1:** Clock switching between the XT, HS and EC Primary Oscillator modes is not possible without reprogramming the device.

2: Direct clock switching between PLL modes is not possible. For example, clock switching should not occur between the Primary Oscillator with PLL and the Internal FRC oscillator with PLL.

3: Setting the CLKLOCK (OSCCON<7>) bit prevents clock switching when clock switching is enabled and Fail-Safe Clock Monitoring is disabled by the Configuration bits, FCKSM<1:0> (FOSC<7:6>) = 01. The CLKLOCK (OSCCON<7>) bit cannot be cleared once it is set by the software; it clears on Power-on Reset.

4: The processor continues to execute code throughout the clock switching sequence. Timing-sensitive code should not be executed during this time.

5: The clock switch will not wait for the PLL lock if the PLLKEN bit in the FWDT Fuse Configuration (FWDT<5>) register is set to ‘0’.

**Figure 7-9: Clock Transition Timing Diagram**

- New Source Enabled
- New Source Stable
- Old Source Disabled
- Old Clock Source
- New Clock Source
- System Clock
- OSWEN

- Both Oscillators Active

**Note:** The system clock can be any selected source – Primary, Secondary, FRC or LPRC.
A recommended code sequence for a clock switch includes the following:

1. Disable interrupts during the OSCCON register unlock and write sequence.
2. Execute the unlock sequence for the OSCCON high byte. In two, back-to-back instructions:
   - Write ‘0x78’ to OSCCON<15:8>
   - Write ‘0x9A’ to OSCCON<15:8>
3. In the instruction immediately following the unlock sequence, write the new oscillator source to the NOSC<2:0> (OSCCON<10:8>) control bits.
4. Execute the unlock sequence for the OSCCON low byte. In two, back-to-back instructions:
   - Write ‘0x46’ to OSCCON<7:0>
   - Write ‘0x57’ to OSCCON<7:0>
5. In the instruction immediately following the unlock sequence, set the OSWEN (OSCCON<0>) bit.
6. Continue to execute code that is not clock-sensitive (optional).
7. Check to see if the OSWEN (OSCCON<0>) bit is ‘0’. If it is, the switch was successful.

**Note:** MPLAB® C30 provides built-in C language functions for unlocking the OSCCON register:

```c
__builtin_write_OSCCONL(value)
__builtin_write_OSCCONH(value)
```

See MPLAB IDE Help for more information.

Example 7-3 illustrates the code sequence for unlocking the OSCCON register and switching from FRC with PLL clock to the LPRC clock source.

**Example 7-3: Code Example for Clock Switching**

```assembly
; Place the New Oscillator Selection (NOSC=0b101) in W0
MOV #0x15, w0

; OSCCONH (high byte) Unlock Sequence
MOV #OSCCONH, w1
MOV #0x78, w2
MOV #0x9A, w3
MOV.B w2, [w1] ; Write 0x78
MOV.B w3, [w1] ; Write 0x9A

; Set New Oscillator Selection
MOV.B w0, [w1]

; Place 0x01 in W0 for setting clock switch enabled bit
MOV #0x01, w0

; OSCCONL (low byte) Unlock Sequence
MOV #OSCCONL, w1
MOV #0x46, w2
MOV #0x57, w3
MOV.B w2, [w1] ; Write 0x46
MOV.B w3, [w1] ; Write 0x9A

; Enable Clock Switch
MOV.B w0, [w1] ; Request Clock Switching by Setting OSWEN bit

wait:
  btsc OSCCONL, #OSWEN
  bra wait
```
7.11.3 Clock Switching Consideration

When you incorporate clock switching into an application, issues to keep in mind when designing your code include:

- The OSCCON unlock sequence is extremely timing critical. The OSCCON register byte is only writable for one instruction cycle following the sequence. Some high-level languages, such as C, may not preserve the timing-sensitive sequence of instructions when compiled. When clock switching is required for an application written in a high-level language, it is best to create the routine in assembler and link it to the application, calling it as a function when it is required.
- If the destination clock source is a crystal oscillator, the clock switch time will be dominated by the oscillator start-up time.
- If the new clock source does not start, or is not present, the clock switching hardware will continue to run from the current clock source. Your software can detect this situation because the OSWEN (OSCCON<0>) bit remains set indefinitely.
- If the new clock source uses the PLL, a clock switch will not occur until lock has been achieved. Your software can detect a loss of PLL lock because the LOCK (OSCCON<5>) bit is cleared and the OSWEN (OSCCON<0>) bit is set.
- Switching to a low-frequency clock source, such as the Secondary Oscillator, will result in slow device operation.

7.11.4 Aborting a Clock Switch

If a clock switch does not complete, the clock switch logic can be reset by clearing the OSWEN (OSCCON<0>) bit. When OSWEN is cleared, the clock switch process is aborted, the Oscillator Start-up Timer (if applicable) is stopped and reset, and the PLL (if applicable) is stopped.

Typical assembly code for aborting a clock switch is shown in Example 7-4. A clock switch procedure can be aborted at any time. A clock switch that is already in progress can also be aborted by performing a second clock switch.

Example 7-4: Aborting a Clock Switch

```
MOV #OSCCON, W1 ; pointer to OSCCON
MOV.b #0x46, W2 ; first unlock code
MOV.b #0x57, W3 ; second unlock code
MOV.b W2, [W1] ; write first unlock code
MOV.b W3, [W1] ; write second unlock code
BCLR OSCCON, #OSWEN ; ABORT the switch
```

7.11.5 Entering Sleep Mode During a Clock Switch

If the device enters Sleep mode during a clock switch operation, the clock switch operation is aborted. The processor keeps the old clock selection, and the OSWEN bit is cleared. The PWRSAV instruction is then executed normally.

It is particularly useful to perform a clock switch to the Internal FRC oscillator before entering Sleep mode, as this will ensure fast wake-up from Sleep.
7.12  TWO-SPEED START-UP

The Internal External Start-up Option (IESO) Configuration bit in the Oscillator Source Selection (FOSCSEL<7>) register specifies whether to start the device with a user-selected oscillator source or to initially start with the Internal FRC, and then switch automatically to the user-selected oscillator. If this bit is set to ‘1’, the device will always power-up on the Internal FRC oscillator, regardless of the other oscillator source settings (FOSCSEL<2:0>). The device, then, automatically switches to the specified oscillator when it is ready.

Unless FSCM is enabled, the FRC oscillator is automatically turned off immediately after the clock switch is completed. The Two-Speed Start-up option is a faster way to get the device up and running, and works independently of the state of the FCKSM<1:0> (FOSC<7:6>) Configuration bits.

Two-Speed Start-up is particularly useful when an external oscillator is selected by the FNOSC<2:0> (FOSCSEL<2:0>) Configuration bits and a crystal-based oscillator (either a primary or secondary oscillator) has a longer start-up time. As an internal RC oscillator, the FRC clock source is available almost immediately following Power-on Reset. With Two-Speed Start-up, the device starts executing code in its default oscillator configuration (FRC). It continues to operate in this mode until the specified external oscillator source becomes stable, at which time, it automatically switches to that source.

User code can check which clock source is currently providing the device clocking by checking the status of the COSC<2:0> (OSCCON<14:12>) bits against the NOSC<2:0> (OSCCON<10:8>) bits. If these two sets of bits match, the clock switch has been completed successfully and the device is running from the intended clock source.

**Note:** Two-Speed Start-up is redundant if the selected device clock source is FRC.
7.13  REGISTER MAPS

Table 7-8 maps the bit functions for the Oscillator Special Function Control registers. Table 7-9 maps the bit functions for the Oscillator Configuration registers.

Table 7-8: Oscillator Special Function Control Registers

<table>
<thead>
<tr>
<th>File Name</th>
<th>Bit 15</th>
<th>Bit 14</th>
<th>Bit 13</th>
<th>Bit 12</th>
<th>Bit 11</th>
<th>Bit 10</th>
<th>Bit 9</th>
<th>Bit 8</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
<th>All Resets</th>
</tr>
</thead>
<tbody>
<tr>
<td>OSCCON</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—0000(1)</td>
</tr>
<tr>
<td>CLKDIV</td>
<td>ROI</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—0000(1)</td>
</tr>
<tr>
<td>PLLFBDD</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—5&lt;0:0&gt;</td>
<td>—0030(1)</td>
</tr>
<tr>
<td>OSCTUN</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—0000(1)</td>
</tr>
</tbody>
</table>

Legend:  
* = unknown value on Reset, — = unimplemented, read as ‘0’. Reset values are shown in hexadecimal.

Note 1: OSCCON register Reset values are dependent on the FOSCSEL Configuration bits and by type of Reset.

2: The IOLOCK bit is not available on all dsPIC33F devices. Consult the specific device data sheet for more information.

Table 7-9: Oscillator Configuration Registers

<table>
<thead>
<tr>
<th>File Name</th>
<th>Bit 15</th>
<th>Bit 14</th>
<th>Bit 13</th>
<th>Bit 12</th>
<th>Bit 11</th>
<th>Bit 10</th>
<th>Bit 9</th>
<th>Bit 8</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>FOSCSEL</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>FOSC</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>FOSCSEL</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
</tbody>
</table>

Legend:  
* = unknown value on Reset, — = unimplemented, read as ‘0’. Reset values are shown in hexadecimal.

Note 1: The IOL1WAY bit is not available on all dsPIC33F devices. Consult the specific device data sheet for more information.
7.14 RELATED APPLICATION NOTES

This section lists application notes that pertain to this section of the manual. These application notes may not be written specifically for the dsPIC33F Product Family, but the concepts are pertinent and could be used with modification and possible limitations. The current application notes related to the Oscillator module include:

<table>
<thead>
<tr>
<th>Title</th>
<th>Application Note #</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIC® Microcontroller Oscillator Design Guide</td>
<td>AN588</td>
</tr>
<tr>
<td>Low-Power Design using PIC® Microcontrollers</td>
<td>AN606</td>
</tr>
<tr>
<td>Crystal Oscillator Basics and Crystal Selection for rfPIC® and PIC® Devices</td>
<td>AN826</td>
</tr>
</tbody>
</table>

Note: Please visit the Microchip web site (www.microchip.com) for additional Application Notes and code examples for the dsPIC33F family of devices.
7.15 REVISION HISTORY

Revision A (January 2007)
This is the initial release of this document.

Revision B (July 2008)
This revision incorporates the following content updates:

- Registers:
  - FOSCSEL: Oscillator Source Selection Register (see Register 7-1): Bit 5 is modified as follows:
    Reserved: Reserved bits must be programmed as ‘1’
  - OSCTUN: FRC Oscillator Tuning Register (see Register 7-6): Bit 5-0 description is modified as follows:
    TUN<5:0>: FRC Oscillator Tuning bits
    011111 = Center frequency + 11.625% (8.23 MHz)
    011110 = Center frequency + 11.25% (8.20 MHz)

- Tables:
  - Oscillator Special Function Control Registers table (see Table 7-9): Bit 5 register is modified as blank.

- Additional minor corrections such as language and formatting updates have been incorporated throughout the document.

Revision C (December 2008)
This revision incorporates the following content updates:

- Added a new paragraph after the second paragraph that references the use of the Phase-Locked Loop (PLL) Enable (PLLKEN) bit to control clock switching in Section 7.11 “Clock Switching”.
- Added Note 5, which references the PLLKEN bit in Section 7.11.2 “Clock Switch Sequence”.
- Additional minor corrections such as language and formatting updates have been incorporated throughout the document.